DataSheet.jp

8T49N242 の電気的特性と機能

8T49N242のメーカーはIntegrated Device Technologyです、この部品の機能は「NG Universal Frequency Translator」です。


製品の詳細 ( Datasheet PDF )

部品番号 8T49N242
部品説明 NG Universal Frequency Translator
メーカ Integrated Device Technology
ロゴ Integrated Device Technology ロゴ 




このページの下部にプレビューと8T49N242ダウンロード(pdfファイル)リンクがあります。

Total 30 pages

No Preview Available !

8T49N242 Datasheet, 8T49N242 PDF,ピン配置, 機能
FemtoClock® NG Universal Frequency
Translator
8T49N242
Datasheet
General Description
The 8T49N242 has one fractional-feedback PLL that can be used as
a jitter attenuator and frequency translator. It is equipped with four
integer output dividers, allowing the generation of up to four different
output frequencies, ranging from 8kHz to 1GHz. These frequencies
are completely independent of the input reference frequencies and
the crystal reference frequency. The device places virtually no
constraints on input to output frequency conversion, supporting all
FEC rates, including the new revision of ITU-T Recommendation
G.709 (2009), most with 0ppm conversion error. The outputs may
select among LVPECL, LVDS, HCSL or LVCMOS output levels.
This makes it ideal to be used in any frequency synthesis application,
including 1G, 10G, 40G and 100G Synchronous Ethernet, OTN, and
SONET/SDH, including ITU-T G.709 (2009) FEC rates.
The 8T49N242 accepts up to two differential or single-ended input
clocks and a fundamental-mode crystal input. The internal PLL can
lock to either of the input reference clocks or just to the crystal to
behave as a frequency synthesizer. The PLL can use the second
input for redundant backup of the primary input reference, but in this
case, both input clock references must be related in frequency.
The device supports hitless reference switching between input
clocks. The device monitors both input clocks for Loss of Signal
(LOS), and generates an alarm when an input clock failure is
detected. Automatic and manual hitless reference switching options
are supported. LOS behavior can be set to support gapped or
un-gapped clocks.
The 8T49N242 supports holdover. The holdover has an initial
accuracy of ±50ppB from the point where the loss of all applicable
input reference(s) has been detected. It maintains a historical
average operating point for the PLL that may be returned to in
holdover at a limited phase slope.
The PLL has a register-selectable loop bandwidth from 0.2Hz to
6.4kHz.
The device supports Output Enable & Clock Select inputs and Lock,
Holdover & LOS status outputs.
The device is programmable through an I2C interface. It also
supports I2C master capability to allow the register configuration to
be read from an external EEPROM.
Programming with IDT’s Timing Commander software is
recommended for optimal device performance. Factory
pre-programmed devices are also available.
Applications
• OTN or SONET / SDH equipment
• Gigabit and Terabit IP switches / routers including Synchronous
Ethernet
• Video broadcast
Features
• Supports SDH/SONET and Synchronous Ethernet clocks including
all FEC rate conversions
• 0.35ps RMS Typical Jitter (including spurs): 12kHz to 20MHz
• Operating Modes: Synthesizer, Jitter Attenuator
• Operates from a 10MHz to 50MHz fundamental-mode crystal or a
10MHz to 125MHz external oscillator
• Initial holdover accuracy of +50ppb.
• Accepts up to 2 LVPECL, LVDS, LVHSTL or LVCMOS input clocks
• Accepts frequencies ranging from 8kHz to 875MHz
• Auto and manual clock selection with hitless switching
• Clock input monitoring including support for gapped clocks
• Phase-slope limiting and fully hitless switching options to control
output clock phase transients
• Generates four LVPECL / LVDS / HCSL or eight LVCMOS output
clocks
• Output frequencies ranging from 8kHz up to 1.0GHz
(differential)
• Output frequencies ranging from 8kHz to 250MHz (LVCMOS)
• Integer divider ranging from ÷4 to ÷786,420 for each output
• Programmable loop bandwidth settings from 0.2Hz to 6.4kHz
• Optional fast-lock function
• Four General Purpose I/O pins with optional support for status &
control:
• Two Output Enable control inputs provide control over the four
clocks
• Manual clock selection control input
• Lock, Holdover and Loss-of-Signal alarm outputs
• Open-drain Interrupt pin
• Register programmable through I2C or via external I2C EEPROM
• Full 2.5V or 3.3V supply modes, 1.8V support for LVCMOS outputs,
GPIO and control pins
• -40°C to 85°C ambient operating temperature
• Package: 40QFN, lead-free (RoHS 6)
©2016 Integrated Device Technology, Inc.
1
REVISION 6, November 1, 2016

1 Page





8T49N242 pdf, ピン配列
Pin Assignment
nRST
VCCA
OSCI
OSCO
nWP
VCCCS
CAP
CAP_REF
VCCA
S_A0
30 29 28 27 26 25 24 23 22 21
31 20
32 19
33 18
34 17
35 8T49N242
36
37
38
39
40
16
15
14
13
12
11
S_A1
nCLK1
CLK1
nCLK0
CLK0
VCC
VEE
VCC
SCLK
SDATA
1 2 3 4 5 6 7 8 9 10
40-pin 6mm x 6mm VFQFPN
Figure 2. 8T49N242 Pinout Drawing
8T49N242 Datasheet
©2016 Integrated Device Technology, Inc.
3
Revision 6, November 1, 2016


3Pages


8T49N242 電子部品, 半導体
8T49N242 Datasheet
Principles of Operation
The 8T49N242 can be locked to either of the input clocks and
generate a wide range of synchronized output clocks.
It could be used for example in either the transmit or receive path of
Synchronous Ethernet equipment.
The 8T49N242 accepts up to two differential or single-ended input
clocks ranging from 8kHz up to 875MHz. It generates up to four
output clocks ranging from 8kHz up to 1.0GHz.
The PLL path within the 8T49N242 supports three states: Lock,
Holdover and Free-run. Lock & holdover status may be monitored on
register bits and pins. The PLL also supports automatic and manual
hitless reference switching. In the locked state, the PLL locks to a
valid clock input and its output clocks have a frequency accuracy
equal to the frequency accuracy of the input clock. In the Holdover
state, the PLL will output a clock which is based on the selected
holdover behavior. The PLL within the 8T49N242 has an initial
holdover frequency offset of ±50ppb. In the Free-run state, the PLL
outputs a clock with the same frequency accuracy as the external
crystal.
Upon power up, the PLL will enter Free-run state, in this state it
generates output clocks with the same frequency accuracy as the
external crystal. The 8T49N242 continuously monitors each input for
activity (signal transitions). If no input references are provided, the
device will remain locked to the crystal in Free-run state and will
generate output frequencies as a synthesizer.
When an input clock has been validated the PLL will transition to the
Lock state. In automatic reference switching, if the selected input
clock fails and there are no other valid input clocks, the PLL will
quickly detect that and go into Holdover. In the Holdover state, the
PLL will output a clock which is based on the selected holdover
behavior. If the selected input clock fails and another input clock is
available then the 8T49N242 will hitlessly switch to that input clock.
The reference switch can be either revertive or non-revertive. Manual
switchover is also available with switchover only occurring on user
command, either via register bit or via the Clock Select input function
of the GPIO[3:0] pins.
The device supports conversion of any input frequencies to four
different output frequencies: one independent output frequency on
Q0 and three more integer-related frequencies on Q[1:3].
The 8T49N242 has a programmable loop bandwidth from 0.2Hz to
6.4kHz.
The device monitors all input clocks and generates an alarm when an
input clock failure is detected.
The device is programmable through an I2C and may also
autonomously read its register settings from an internal One-Time
Programmable (OTP) memory or an external serial I2C EEPROM.
Crystal Input
The crystal input on the 8T49N242 is capable of being driven by a
parallel-resonant, fundamental mode crystal with a frequency range
of 10MHz – 50MHz.
The oscillator input also supports being driven by a single-ended
crystal oscillator or reference clock.
The initial holdover frequency offset is set by the device, but the long
term drift depends on the quality of the crystal or oscillator attached
to this port.
This device provides the ability to double the crystal frequency input
into the PLL for improved close-in phase noise performance. Refer to
Figure 3.
To Q[2:3] Bypass Path
OSC
x2 0
To Analog PLL
1
Register Bit DBL_DIS
Figure 3. Doubler Block Diagram
Bypass Path
The crystal input, CLK0 or CLK1 may be used directly as a clock
source for the Q[2:3] output dividers. This may only be done for input
frequencies of 250MHz or less.
Input Clock Selection
The 8T49N242 accepts up to two input clocks with frequencies
ranging from 8kHz up to 875MHz. Each input can accept LVPECL,
LVDS, LVHSTL, HCSL or LVCMOS inputs using 1.8V, 2.5V or 3.3V
logic levels.
In Manual mode, only one of the inputs may be chosen and if that
input fails that PLL will enter holdover.
Manual mode may be operated by directly selecting the desired input
reference in the REFSEL register field. It may also operate via
pin-selection of the desired input clock by selecting that mode in the
REFSEL register field. In that case, GPIO[2] must be used as a Clock
Select input (CSEL). CSEL = 0 will select the CLK0 input and CSEL
= 1 will select the CLK1 input.
In addition, the crystal frequency may be passed directly to the output
dividers Q[2:3] for use as a reference.
©2016 Integrated Device Technology, Inc.
6
Revision 6, November 1, 2016

6 Page



ページ 合計 : 30 ページ
 
PDF
ダウンロード
[ 8T49N242 データシート.PDF ]


データシートを活用すると、その部品の主な機能と仕様を詳しく理解できます。 ピン構成、電気的特性、動作パラメータ、性能を確認してください。


共有リンク

Link :


部品番号部品説明メーカ
8T49N241

NG Universal Frequency Translator

Integrated Device Technology
Integrated Device Technology
8T49N242

NG Universal Frequency Translator

Integrated Device Technology
Integrated Device Technology


www.DataSheet.jp    |   2020   |  メール    |   最新    |   Sitemap