DataSheet.jp

HCC40100BF の電気的特性と機能

HCC40100BFのメーカーはSTMicroelectronicsです、この部品の機能は「32-STAGE STATIC LEFT/RIGHT SHIFT REGISTER」です。


製品の詳細 ( Datasheet PDF )

部品番号 HCC40100BF
部品説明 32-STAGE STATIC LEFT/RIGHT SHIFT REGISTER
メーカ STMicroelectronics
ロゴ STMicroelectronics ロゴ 




このページの下部にプレビューとHCC40100BFダウンロード(pdfファイル)リンクがあります。
Total 13 pages

No Preview Available !

HCC40100BF Datasheet, HCC40100BF PDF,ピン配置, 機能
HCC/HCF40100B
32-STAGE STATIC LEFT/RIGHT SHIFT REGISTER
. FULLY STATIC OPERATION
. SHIFT LEFT/SHIFT RIGHT CAPABILITY
. MULTIPLE PACKAGE CASCADING
. RECIRCULATE CAPABILITY
. LIFO OR FIFO CAPABILITY
. STANDARDIZED SYMMETRICAL OUTPUT
CHARACTERISTICS
. QUIESCENT CURRENT SPECIFIED AT 20V
FOR HCC DEVICE
. 5V, 10V, AND 15V PARAMETRIC RATINGS
. INPUT CURRENT OF 100nA AT 18V AND 25°C
FOR HCC DEVICE
. 100% TESTED FOR QUIESCENT CURRENT
. MEETS ALL REQUIREMENTS OF JEDECTEN-
TATIVE STANDARD No. 13A, ”STANDARD
SPECIFICATIONS FOR DESCRIPTION OF ”B”
SERIES CMOS DEVICES”
data in the 32nd stage is shifted into the first stage
when the LEFT/RIGHT CONTROL is low and from
the 1st stage to the 32nd stage when the
LEFT/RIGHT CONTROL is high.
EY F
(Plastic Package) (Ceramic Frit Seal Package)
DESCRIPTION
The HCC40100B (extended temperature range)
and HCF40100B (intermediate temperature range)
are monolithic integrated circuits, available in 16-
lead dual in-line plastic or ceramic package and
plastic micro package. The HCC/HCF40100B is a
32-stage shift register containing 32 D-type master-
slave flip-flops. The data present at the SHIFT-
RIGHT INPUT is transferred into the first register
stage synchronously with the positive CLOCK edge,
provided the LEFT/RIGHT CONTROL is at a low
level, the RECIRCULATE CONTROL is at a high
level, and the CLOCK INHIBIT is low. If the
LEFT/RIGHT CONTROL is at a high level and the
RECIRCULATE CONTROL is also high, data at the
SHIFT-LEFT INPUT is transferred into the 32nd reg-
ister stage synchronously with the positive CLOCK
transition, provided the CLOCK INHIBIT is low. The
state of the LEFT/RIGHT CONTROL, RECIRCU-
LATE CONTROL, and CLOCK INHIBIT should not
be changed when the CLOCK is high. Data is shifted
one stage left or one stage right depending on the
state of the LEFT/RIGHT CONTROL, synchron-
ously with the positive CLOCK edge. Data clocked
into the first or 32nd register states is available at the
SHIFT-LEFT or SHIFT-RIGHT OUTPUT respec-
tively, on the next negative CLOCK transition (see
Data Transfer Table). No shifting occurs on the posi-
tive CLOCK edge if the CLOCK INHIBIT line is at a
high level. With the RECIRCULATE CONTROL low,
M1
(Micro Package)
C1
(Plastic Chip Carrier)
ORDER CODES :
HCC40100BF HCF40100BM1
HCF40100BEY HCF40100BC1
PIN CONNECTIONS
June 1989
1/13

1 Page





HCC40100BF pdf, ピン配列
LOGIC DIAGRAM
HCC/HCF40100B
3/13


3Pages


HCC40100BF 電子部品, 半導体
HCC/HCF40100B
DYNAMIC ELECTRICAL CHARACTERISTICS (continued)
Symbol
Parameter
tsetup Data Setup Time
thold Data Hold Time
tW Clock Input Pulse Width Low
Level
tW Clock Input Pulse Width High
Level
fCL Maximum Clock Input Frequency
Test Conditions
Value
VDD (V) Min. Typ. Max.
5 100 50
10 20 10
15 10 5
5 275 170
10 100 75
15 75 50
5 450 225
10 230 115
15 190 95
5 280 140
10 150 75
15 140 70
5 12
10 2.5 5
15 3 6
Unit
ns
ns
ns
ns
MHz
WAVEFORMS
6/13

6 Page



ページ 合計 : 13 ページ
 
PDF
ダウンロード
[ HCC40100BF データシート.PDF ]


データシートを活用すると、その部品の主な機能と仕様を詳しく理解できます。 ピン構成、電気的特性、動作パラメータ、性能を確認してください。


共有リンク

Link :


部品番号部品説明メーカ
HCC40100B

32-STAGE STATIC LEFT/RIGHT SHIFT REGISTER

STMicroelectronics
STMicroelectronics
HCC40100BF

32-STAGE STATIC LEFT/RIGHT SHIFT REGISTER

STMicroelectronics
STMicroelectronics


www.DataSheet.jp    |   2020   |  メール    |   最新    |   Sitemap