DataSheet.jp

A32140DX の電気的特性と機能

A32140DXのメーカーはActelです、この部品の機能は「Integrator Series FPGAs」です。


製品の詳細 ( Datasheet PDF )

部品番号 A32140DX
部品説明 Integrator Series FPGAs
メーカ Actel
ロゴ Actel ロゴ 




このページの下部にプレビューとA32140DXダウンロード(pdfファイル)リンクがあります。

Total 30 pages

No Preview Available !

A32140DX Datasheet, A32140DX PDF,ピン配置, 機能
Integrator Series FPGAs:
1200XL and 3200DX Families
Discontinued – v3.0
Features
High Capacity
• 2,500 to 30,000 Logic Gates
• Up to 3Kbits Configurable Dual-Port SRAM
• Fast Wide-Decode Circuitry
• Up to 250 User-Programmable I/O Pins
High Performance
• 225 MHz Performance
• 5 ns Dual-Port SRAM Access
• 100 MHz FIFOs
• 7.5 ns 35-Bit Address Decode
Ease-of-Integration
• Synthesis-Friendly Architecture Supports ASIC Design
Methodologies.
• 95–100% Device Utilization using Automatic
Place-and-Route Tools.
• Deterministic, User-Controllable Timing Via Timing
Driven Software Tools with Up To 100% Pin Fixing.
• IEEE Standard 1149.1 (JTAG) Boundary Scan Testing.
General Description
Actel’s Integrator Series FPGAs are the first programmable
logic devices optimized for high-speed system logic
integration. Based on Actel’s proprietary antifuse
technology and 0.6-micron double metal CMOS process,
Integrator Series devices offer a fine-grained, register-rich
architecture with embedded dual-port SRAM and
wide-decode circuitry.
Integrator Series’ 3200DX and 1200XL families were
designed to integrate system logic which is typically
implemented in multiple CPLDs, PALs, and FPGAs. These
devices provide the features and performance required for
today’s complex, high-speed digital logic systems. The
3200DX family offers fast dual-port SRAM for implementing
FIFOs, LIFOs, and temporary data storage. The large
number of storage elements can efficiently address
applications requiring wide datapath manipulation and
transformation functions such as telecommunications,
networking, and DSP.
Integrator Series Product Profile Family
Device
Capacity
Logic Gates1
SRAM Bits
Logic Modules
Sequential
Combinatorial
Decode
SRAM Modules
(64x4 or 32x8)
Dedicated Flip-Flops
Clocks
User I/O (Maximum)
JTAG
A1225XL
2,500
N/A
231
220
N/A
N/A
231
2
83
No
1200XL
A1240XL
4,000
N/A
348
336
N/A
N/A
348
2
104
No
A1280XL
8,000
N/A
624
608
N/A
N/A
624
2
140
No
A3265DX
6,500
N/A
510
475
20
N/A
510
2
126
No
Packages
PL84
PQ100
VQ100
PG100
PL84 PQ100
PQ144
TQ176
PG132
PL84
PQ160 PQ208
TQ176
PG176 CQ172
Note: Logic gate capacity does not include SRAM bits as logic.
PL84
PQ100
PQ160
TQ176
A32100DX
3200DX
A32140DX
A32200DX
A32300DX
10,000
2,048
700
662
20
8
700
6
152
Yes
PL84
PQ160
PQ208
TQ176
CQ84
14,000
N/A
954
912
24
N/A
954
2
176
Yes
PL84
PQ160
PQ208
TQ176
CQ256
20,000
2,560
1,230
1,184
24
10
1,230
6
202
Yes
PQ208
RQ208
RQ240
CQ208
CQ256
30,000
3,072
1,888
1,833
28
12
1,888
6
250
Yes
RQ208
RQ240
CQ256
February 2001
© 2001 Actel Corporation
1

1 Page





A32140DX pdf, ピン配列
Integrator Series FPGAs: 1200XL and 3200DX Families
Product Plan
Speed Grade*
Application
–F Std –1 –2 –3
C I MB
A1225XL Device
84-Pin Plastic Leaded Chip Carrier (PLCC)
100-Pin Plastic Quad Flat Pack (PQFP)
100-Pin Very Thin Plastic Quad Flat Pack (VQFP)
100-Pin Ceramic Pin Grid Array (CPGA)
✔✔✔✔
✔✔✔✔
✔✔✔✔
✔✔✔
✔✔ — —
✔✔ — —
✔✔ — —
———
A1225XLV Device
84-Pin Plastic Leaded Chip Carrier (PLCC)
100-Pin Very Thin Plastic Quad Flat Pack (VQFP)
———
———
———
———
A1240XL Device
84-Pin Plastic Leaded Chip Carrier (PLCC)
100-Pin Plastic Quad Flat Pack (PQFP)
132-Pin Ceramic Pin Grid Array (CPGA)
144-Pin Plastic Quad Flat Pack (PQFP)
176-Pin Thin Plastic Quad Flat Pack (TQFP)
✔✔✔✔
✔✔✔✔
✔✔✔
✔✔✔✔
✔✔✔✔
✔✔ — —
✔✔ — —
———
✔✔ — —
✔✔ — —
A1240XLV Device
84-Pin Plastic Leaded Chip Carrier (PLCC)
176-Pin Thin Plastic Quad Flat Pack (TQFP)
———
———
———
———
A3265DX Device
84-Pin Plastic Leaded Chip Carrier (PLCC)
100-Pin Plastic Quad Flat Pack (PQFP)
160-Pin Plastic Quad Flat Pack (PQFP)
176-Pin Thin Plastic Quad Flat Pack (TQFP)
✔✔✔✔
✔✔✔✔
✔✔✔✔
✔✔✔✔
✔✔ — —
✔✔ — —
✔✔ — —
✔✔ — —
A3265DXV Device
84-Pin Plastic Leaded Chip Carrier (PLCC)
176-Pin Thin Plastic Quad Flat Pack (TQFP)
———
———
———
———
A1280XL Device
84-Pin Plastic Leaded Chip Carrier (PLCC)
160-Pin Plastic Quad Flat Pack (PQFP)
172-Pin Ceramic Quad Flat Pack (CQFP)
176-Pin Thin Plastic Quad Flat Pack (TQFP)
176-Pin Ceramic Pin Grid Array (CPGA)
208-Pin Plastic Quad Flat Pack (PQFP)
✔✔✔✔
✔✔✔✔
✔✔✔
✔✔✔✔
✔✔✔
✔✔✔✔
✔✔ — —
✔✔ — —
✔✔
✔✔ — —
✔✔
✔✔ — —
A1280XLV Device
84-Pin Plastic Leaded Chip Carrier (PLCC)
176-Pin Thin Plastic Quad Flat Pack (TQFP)
———
———
———
———
A32100DX Device
84-Pin Ceramic Quad Flat Pack (CQFP)
✔✔✔
✔✔
84-Pin Plastic Leaded Chip Carrier (PLCC)
✔✔✔✔✔
✔✔ — —
160-Pin Plastic Quad Flat Pack (PQFP)
✔✔✔✔✔
✔✔ — —
208-Pin Plastic Quad Flat Pack (PQFP)
✔✔✔✔✔
✔✔ — —
Contact your Actel sales representative for product availability.
Applications: C = Commercial Availability:
= Available *Speed Grade:
–1 = Approx. 15% faster than Standard
I = Industrial
P = Planned
–2 = Approx. 25% faster than Standard
M = Military
— = Not Planned
–3 = Approx. 35% faster than Standard
–F = Approx. 40% slower than Standard
Only Std, –1, –2 Speed Grade
Only Std, –1 Speed Grade
Discontinued – v3.0
3


3Pages


A32140DX 電子部品, 半導体
Integrator Series FPGAs: 1200XL and 3200DX Families
Logic Modules
3200DX and 1200XL devices contain three types of logic
modules: combinatorial (C-modules), sequential
(S-modules), and decode (D-modules). 1200XL devices
contain only the C-module and S-module, while the 3200DX
devices contain D-modules and dual-port SRAM modules in
addition to the S-module and C-module.
The C-module is shown in Figure 1 and implements the
following function:
Y=!S1*!S0*D00+!S1*S0*D01+S1*!S0*D10+S1*S0*D11
where:
S0=A0*B0
S1=A1+B1
The S-module shown in Figure 2 is designed to implement
high-speed sequential functions within a single logic
module. The S-module implements the same combinatorial
logic function as the C-module while adding a sequential
element. The sequential element can be configured as
either a D-type flip-flop or a transparent latch. To increase
flexibility, the S-module register can be bypassed so that it
implements purely combinatorial logic.
A0
B0
A1
B1
S0
D00
D01
D10
D11
S1
Y
Figure 1 • C-Module Implementation
D00
D01
YD
Q OUT
D10
D11 S0
S1
CLR
D00
D01
YD
Q OUT
D10
D11 S0 GATE
S1
Up to 7-Input Function Plus D-Type Flip-Flop with Clear
D0
D1
S
Y
DQ
GATE
CLR
OUT
Up to 7-Input Function Plus Latch
D00
D01 Y OUT
D10
D11 S0
S1
Up to 4-Input Function Plus Latch with Clear
Figure 2 • S-Module Implementation
Up to 8-Input Function (Same as C-Module)
6 Discontinued – v3.0

6 Page



ページ 合計 : 30 ページ
 
PDF
ダウンロード
[ A32140DX データシート.PDF ]


データシートを活用すると、その部品の主な機能と仕様を詳しく理解できます。 ピン構成、電気的特性、動作パラメータ、性能を確認してください。


共有リンク

Link :


部品番号部品説明メーカ
A32140DX

Integrator Series FPGAs

Actel
Actel


www.DataSheet.jp    |   2020   |  メール    |   最新    |   Sitemap