DataSheet.es    


PDF ISP1507B Data sheet ( Hoja de datos )

Número de pieza ISP1507B
Descripción ULPI Hi-Speed Universal Serial Bus On-The-Go transceiver
Fabricantes NXP Semiconductors 
Logotipo NXP Semiconductors Logotipo



Hay una vista previa y un enlace de descarga de ISP1507B (archivo pdf) en la parte inferior de esta página.


Total 30 Páginas

No Preview Available ! ISP1507B Hoja de datos, Descripción, Manual

ISP1507A; ISP1507B
ULPI Hi-Speed Universal Serial Bus On-The-Go transceiver
Rev. 01 — 19 May 2008
Product data sheet
1. General description
The ISP1507 is a Universal Serial Bus (USB) On-The-Go (OTG) transceiver that is fully
compliant with Universal Serial Bus Specification Rev. 2.0, On-The-Go Supplement to the
USB 2.0 Specification Rev. 1.3 and UTMI+ Low Pin Interface (ULPI) Specification
Rev. 1.1.
The ISP1507 can transmit and receive USB data at high-speed (480 Mbit/s), full-speed
(12 Mbit/s) and low-speed (1.5 Mbit/s), and provides a pin-optimized, physical layer
front-end attachment to USB host, peripheral and OTG devices.
It is ideal for use in portable electronic devices, such as mobile phones, digital still
cameras, digital video cameras, Personal Digital Assistants (PDAs) and digital audio
players. It allows USB Application-Specific Integrated Circuits (ASICs), Programmable
Logic Devices (PLDs) and any system chip set to interface with the physical layer of the
USB through a 12-pin interface.
The ISP1507 can interface to the link with digital I/O voltages in the range of 1.65 V to
3.6 V.
The ISP1507 is available in HVQFN32 package.
2. Features
I Fully complies with:
N Universal Serial Bus Specification Rev. 2.0
N On-The-Go Supplement to the USB 2.0 Specification Rev. 1.3
N UTMI+ Low Pin Interface (ULPI) Specification Rev. 1.1
I Interfaces to host, peripheral and OTG device cores; optimized for portable devices or
system ASICs with built-in USB OTG device core
I Complete Hi-Speed USB physical front-end solution that supports high-speed
(480 Mbit/s), full-speed (12 Mbit/s) and low-speed (1.5 Mbit/s)
N Integrated 45 Ω± 10 % high-speed termination resistors, 1.5 kΩ± 5 % full-speed
device pull-up resistor, and 15 kΩ± 5 % host termination resistors
N Integrated parallel-to-serial and serial-to-parallel converters to transmit and receive
N USB clock and data recovery to receive USB data up to ±500 ppm
N Insertion of stuff bits during transmit and discarding of stuff bits during receive
N Non-Return-to-Zero Inverted (NRZI) encoding and decoding
N Supports bus reset, suspend, resume and high-speed detection handshake (chirp)
I Complete USB OTG physical front-end that supports Host Negotiation Protocol (HNP)
and Session Request Protocol (SRP)
http://www.Datasheet4U.com

1 page




ISP1507B pdf
NXP Semiconductors
6. Pinning information
6.1 Pinning
ISP1507A; ISP1507B
ULPI HS USB OTG transceiver
terminal 1
index area
DATA0
VCC(I/O)
RREF
DM
DP
FAULT
ID
CPGND
1
2
3
4
5
6
7
8
ISP1507
24 DATA6
23 DATA7
22 VCC(I/O)
21 NXT
20 STP
19 DIR
18 REG1V8
17 RESET_N
Transparent top view
Fig 2. Pin configuration HVQFN32; top view
004aab036
6.2 Pin description
Table 2. Pin description
Symbol[1][2]
Pin Type[3]
DATA0
1 I/O
VCC(I/O)
RREF
DM
DP
FAULT
2P
3 AI/O
4 AI/O
5 AI/O
6I
ID 7 I
CPGND
C_B
C_A
VCC
PSW_N
8P
9 AI/O
10 AI/O
11 P
12 OD
Description[4]
pin 0 of the bidirectional ULPI data bus
slew-rate controlled output (1 ns); plain input; programmable pull down
I/O supply rail
resistor reference
data minus (D) pin of the USB cable
data plus (D+) pin of the USB cable
input pin for the external VBUS digital overcurrent or fault detector signal
plain input; 5 V tolerant
identification (ID) pin of the micro-USB cable
If this pin is not used, it is recommended to connect to REG3V3.
plain input; TTL level
charge pump ground
flying capacitor pin connection for the charge pump
flying capacitor pin connection for the charge pump
input supply voltage or battery source
active LOW external VBUS power switch or external charge pump enable
open-drain; 5 V tolerant
ISP1507A_ISP1507B_1
Product data sheet
Rev. 01 — 19 May 2008
© NXP B.V. 2008. All rights reserved.
5 of 81

5 Page





ISP1507B arduino
NXP Semiconductors
ISP1507A; ISP1507B
ULPI HS USB OTG transceiver
7.9.2
VCC(I/O)
The input power pin that sets the I/O voltage level. For details, see Section 12, Section 13
and Section 16. VCC(I/O) provides power to on-chip pads of the following pins:
CHIP_SELECT_N
CLOCK
DATA[7:0]
DIR
NXT
RESET_N
STP
7.9.3 RREF
Resistor reference analog I/O pin. A resistor, RRREF, must be connected between RREF
and GND, as shown in Section 16. This provides an accurate voltage reference that
biases internal analog circuitry. Less accurate resistors cannot be used and will render the
ISP1507 unusable.
7.9.4 DP and DM
The DP (data plus) and DM (data minus) are USB differential data pins. These must be
connected to the D+ and Dpins of the USB receptacle.
7.9.5 FAULT
If an external VBUS overcurrent or fault circuit is used, the output fault indicator of that
circuit can be connected to the ISP1507 FAULT input pin. The ISP1507 will inform the link
of VBUS fault events by sending RXCMDs on the ULPI bus. To use the FAULT pin, the link
must:
Set the USE_EXT_VBUS_IND register bit to logic 1.
Set the polarity of the external fault signal using the IND_COMPL register bit.
Set the IND_PASSTHRU register bit to logic 1.
If the FAULT pin is not used, it is recommended to connect to GND.
7.9.6 ID
For OTG implementations, the ID (identification) pin is connected to the ID pin of the
micro-USB receptacle. As defined in On-The-Go Supplement to the USB 2.0 Specification
Rev. 1.3, the ID pin dictates the initial role of the link. If ID is detected as HIGH, the link
must assume the role of a peripheral. If ID is detected as LOW, the link must assume a
host role. Roles can be swapped at a later time by using HNP.
If the ISP1507 is not used as an OTG PHY, but as a standard USB host or peripheral PHY,
the ID pin must be connected to REG3V3.
7.9.7 CPGND
CPGND indicates the analog ground for the on-board charge pump. CPGND must always
be connected to ground, even when the charge pump is not used.
ISP1507A_ISP1507B_1
Product data sheet
Rev. 01 — 19 May 2008
© NXP B.V. 2008. All rights reserved.
11 of 81

11 Page







PáginasTotal 30 Páginas
PDF Descargar[ Datasheet ISP1507B.PDF ]




Hoja de datos destacado

Número de piezaDescripciónFabricantes
ISP1507AULPI Hi-Speed Universal Serial Bus On-The-Go transceiverNXP Semiconductors
NXP Semiconductors
ISP1507BULPI Hi-Speed Universal Serial Bus On-The-Go transceiverNXP Semiconductors
NXP Semiconductors
ISP1507C(ISP1507C/D) ULPI Hi-Speed Universal Serial Bus host and peripheral transceiverNXP Semiconductors
NXP Semiconductors
ISP1507D(ISP1507C/D) ULPI Hi-Speed Universal Serial Bus host and peripheral transceiverNXP Semiconductors
NXP Semiconductors

Número de piezaDescripciónFabricantes
SLA6805M

High Voltage 3 phase Motor Driver IC.

Sanken
Sanken
SDC1742

12- and 14-Bit Hybrid Synchro / Resolver-to-Digital Converters.

Analog Devices
Analog Devices


DataSheet.es es una pagina web que funciona como un repositorio de manuales o hoja de datos de muchos de los productos más populares,
permitiéndote verlos en linea o descargarlos en PDF.


DataSheet.es    |   2020   |  Privacy Policy  |  Contacto  |  Buscar