DataSheet.jp

IS61SPS51218T の電気的特性と機能

IS61SPS51218TのメーカーはISSIです、この部品の機能は「256Kx32 Synchronous Pipelined Static RAM」です。


製品の詳細 ( Datasheet PDF )

部品番号 IS61SPS51218T
部品説明 256Kx32 Synchronous Pipelined Static RAM
メーカ ISSI
ロゴ ISSI ロゴ 




このページの下部にプレビューとIS61SPS51218Tダウンロード(pdfファイル)リンクがあります。
Total 20 pages

No Preview Available !

IS61SPS51218T Datasheet, IS61SPS51218T PDF,ピン配置, 機能
IS61SPS25632T/D IS61LPS25632T/D
IS61SPS25636T/D IS61LPS25636T/D
ISSIIS61SPS51218T/D IS61LPS51218T/D
®
256K x 32, 256K x 36, 512K x 18
SYNCHRONOUS PIPELINE,
SINGLE-CYCLE DESELECT STATIC RAM
PRELIMINARY INFORMATION
MAY 2001
FEATURES
• Internal self-timed write cycle
• Individual Byte Write Control and Global Write
• Clock controlled, registered address, data and
control
• Linear burst sequence control using MODE input
• Three chip enable option for simple depth
expansion and address pipelining
• Common data inputs and data outputs
• JEDEC 100-Pin TQFP and
119-pin PBGA package
• Single +3.3V, +10%, –5% power supply
• Power-down snooze mode
• 3.3V I/O For SPS
• 2.5V I/O For LPS
• Single cycle deselect
• Snooze MODE for reduced-power standby
• T version (three chip selects)
• D version (two chip selects)
FAST ACCESS TIME
Symbol
tKQ
tKC
Parameter
Clock Access Time
Cycle Time
Frequency
-150
3.8
6.7
150
-133 Units
4 ns
7.5 ns
133 MHz
DESCRIPTION
The ISSI IS61SPS25632,IS61SPS25636,IS61SPS51218,
IS61LPS25632, IS61LPS25636, and IS61LPS51218 are
high-speed, low-power synchronous static RAMs designed
to provide a burstable, high-performance memory for
communication and networking applications. The
IS61SPS25632 and IS61LPS25632 are organized as
262,144 words by 32 bits and the IS61SPS25636 and
IS61LPS25636 are organized as 262,144 words by 36 bits.
The IS61SPS51218 and IS61LPS51218 are organized as
524,288 words by 18 bits. Fabricated with ISSI's advanced
CMOS technology, the device integrates a 2-bit burst
counter, high-speed SRAM core, and high-drive capability
outputs into a single monolithic circuit. All synchronous
inputs pass through registers controlled by a positive-
edge-triggered single clock input.
Write cycles are internally self-timed and are initiated by the
rising edge of the clock input. Write cycles can be from one
to four bytes wide as controlled by the write control inputs.
Separate byte enables allow individual bytes to be written.
Byte write operation is performed by using byte write
enable (BWE).input combined with one or more individual
byte write signals (BWx). In addition, Global Write (GW)
is available for writing all bytes at one time, regardless of
the byte write controls.
Bursts can be initiated with either ADSP (Address Status
Processor) or ADSC (Address Status Cache Controller)
input pins. Subsequent burst addresses can be generated
internally and controlled by the ADV (burst address
advance) input pin.
The mode pin is used to select the burst sequence order,
Linear burst is achieved when this pin is tied LOW. Interleave
burst is achieved when this pin is tied HIGH or left floating.
This document contains PRELIMINARY INFORMATION data. ISSI reserves the right to make changes to its products at any time without notice in order to improve design and supply the
best possible product. We assume no responsibility for any errors which may appear in this publication. © Copyright 2001, Integrated Silicon Solution, Inc.
Integrated Silicon Solution, Inc. — 1-800-379-4774
PRELIMINARY INFORMATION Rev. 00B
05/09/01
1
www.DataSheet.in

1 Page





IS61SPS51218T pdf, ピン配列
IS61SPS25632T/D IS61LPS25632T/D
IS61SPS25636T/D IS61LPS25636T/D
IS61SPS51218T/D IS61LPS51218T/D
PIN CONFIGURATION
119-pin PBGA (Top View)
1234567
A
VCCQ
A6
A4 ADSP A8
A16 VCCQ
B
NC CE2 A3 ADSC A9 A17 NC
C
NC A7 A2 VCC A12 A15 NC
D
DQc1 NC GND NC GND NC DQb8
E
DQc2 DQc3 GND CE GND DQb6 DQb7
F
VCCQ DQc4 GND OE GND DQb5 VCCQ
G
DQc5 DQc6 BWc
ADV
BWb DQb4 DQb3
H
DQc7 DQc8 GND GW GND DQb2 DQb1
J
VCCQ VCC NC VCC NC VCC VCCQ
K
DQd1 DQd2 GND CLK GND DQa7 DQa8
L
DQd4 DQd3 BWd NC BWa DQa5 DQa6
M
VCCQ DQd5
GND
BWE
GND
DQa4 VCCQ
N
DQd6 DQd7 GND A1 GND DQa3 DQa2
P
DQd8 NC GND A0 GND NC DQa1
R
NC
A5 MODE VCC
NC
A13
NC
T
NC
NC A10 A11 A14 NC
ZZ
U
VCCQ NC NC NC NC NC VCCQ
ISSI ®
100-Pin TQFP (D Version)
NC
DQc1
DQc2
VCCQ
GND
DQc3
DQc4
DQc5
DQc6
GND
VCCQ
DQc7
DQc8
NC
VCC
NC
GND
DQd1
DQd2
VCCQ
GND
DQd3
DQd4
DQd5
DQd6
GND
VCCQ
DQd7
DQd8
NC
100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 83 82 81
1 80
2 79
3 78
4 77
5 76
6 75
7 74
8 73
9 72
10 71
11 70
12 69
13 68
14 67
15 66
16 65
17 64
18 63
19 62
20 61
21 60
22 59
23 58
24 57
25 56
26 55
27 54
28 53
29 52
30 51
31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50
NC
DQb8
DQb7
VCCQ
GND
DQb6
DQb5
DQb4
DQb3
GND
VCCQ
DQb2
DQb1
GND
NC
VCC
ZZ
DQa8
DQa7
VCCQ
GND
DQa6
DQa5
DQa4
DQa3
GND
VCCQ
DQa2
DQa1
NC
256K x 32
PIN DESCRIPTIONS
A0, A1
A2-A17
CLK
ADSP
ADSC
ADV
BWa-BWd
BWE
Synchronous Address Inputs. These
pins must tied to the two LSBs of the
address bus.
Synchronous Address Inputs
Synchronous Clock
Synchronous Processor Address
Status
Synchronous Controller Address
Status
Synchronous Burst Address Advance
Synchronous Byte Write Enable
Synchronous Byte Write Enable
Integrated Silicon Solution, Inc. 1-800-379-4774
PRELIMINARY INFORMATION Rev. 00B
05/09/01
www.DataSheet.in
GW
CE, CE2
OE
DQa-DQd
MODE
VCC
GND
VCCQ
ZZ
GNDQ
Synchronous Global Write Enable
Synchronous Chip Enable
Output Enable
Synchronous Data Input/Output
Burst Sequence Mode Selection
+3.3V Power Supply
Ground
Isolated Output Buffer Supply:
+3.3V or 2.5V
Snooze Enable
Isolated Output Buffer Ground
3


3Pages


IS61SPS51218T 電子部品, 半導体
IS61SPS25632T/D IS61LPS25632T/D
IS61SPS25636T/D IS61LPS25636T/D
IS61SPS51218T/D IS61LPS51218T/D
PIN CONFIGURATION
100-Pin TQFP (T Version)
ISSI ®
DQPc
DQc1
DQc2
VCCQ
GND
DQc3
DQc4
DQc5
DQc6
GND
VCCQ
DQc7
DQc8
NC
VCC
NC
GND
DQd1
DQd2
VCCQ
GND
DQd3
DQd4
DQd5
DQd6
GND
VCCQ
DQd7
DQd8
DQPd
100 99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 83 82 81
1 80
2 79
3 78
4 77
5 76
6 75
7 74
8 73
9 72
10 71
11 70
12 69
13 68
14 67
15 66
16 65
17 64
18 63
19 62
20 61
21 60
22 59
23 58
24 57
25 56
26 55
27 54
28 53
29 52
30 51
31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50
DQPb
DQb8
DQb7
VCCQ
GND
DQb6
DQb5
DQb4
DQb3
GND
VCCQ
DQb2
DQb1
GND
NC
VCC
ZZ
DQa8
DQa7
VCCQ
GND
DQa6
DQa5
DQa4
DQa3
GND
VCCQ
DQa2
DQa1
DQPa
256K x 36
PIN DESCRIPTIONS
A0, A1
A2-A17
CLK
ADSP
ADSC
ADV
BWa-BWd
BWE
Synchronous Address Inputs. These
pins must tied to the two LSBs of the
address bus.
Synchronous Address Inputs
Synchronous Clock
Synchronous Processor Address
Status
Synchronous Controller Address
Status
Synchronous Burst Address Advance
Individual Byte Write Enable
Synchronous Byte Write Enable
GW Synchronous Global Write Enable
CE, CE2, CE2 Synchronous Chip Enable
OE Output Enable
DQa-DQd
Synchronous Data Input/Output
MODE
Burst Sequence Mode Selection
VCC +3.3V Power Supply
GND
Ground
VCCQ
Isolated Output Buffer Supply:
+3.3V or 2.5V
ZZ Snooze Enable
DQPa-DQPd Parity Data I/O
6
www.DataSheet.in
Integrated Silicon Solution, Inc. 1-800-379-4774
PRELIMINARY INFORMATION Rev. 00B
05/09/01

6 Page



ページ 合計 : 20 ページ
 
PDF
ダウンロード
[ IS61SPS51218T データシート.PDF ]


データシートを活用すると、その部品の主な機能と仕様を詳しく理解できます。 ピン構成、電気的特性、動作パラメータ、性能を確認してください。


共有リンク

Link :


部品番号部品説明メーカ
IS61SPS51218D

256Kx32 Synchronous Pipelined Static RAM

ISSI
ISSI
IS61SPS51218T

256Kx32 Synchronous Pipelined Static RAM

ISSI
ISSI


www.DataSheet.jp    |   2020   |  メール    |   最新    |   Sitemap