|
|
AZ100ELT23のメーカーはArizonaです、この部品の機能は「Dual Differential PECL to CMOS/TTL Translator」です。 |
部品番号 | AZ100ELT23 |
| |
部品説明 | Dual Differential PECL to CMOS/TTL Translator | ||
メーカ | Arizona | ||
ロゴ | |||
このページの下部にプレビューとAZ100ELT23ダウンロード(pdfファイル)リンクがあります。 Total 5 pages
www.DataSheet4U.com
ARIZONA MICROTEK, INC.
AZ100ELT23
Dual Differential PECL to CMOS/TTL Translator
FEATURES
• Green / RoHS Compliant /
Lead (Pb) Free package available
• 3.5ns Typical Propagation Delay
• <500ps Typical Output to Output Skew
• Differential PECL Inputs
• CMOS/TTL Outputs
• Flow Through Pinouts
• Direct Replacement for ON
Semiconductor MC100ELT23
• Operating Range of 3.0V to 5.5V (For
operation down to 2.5V consult AZM)
• Use AZ100ELT23 for 10K Applications
DESCRIPTION
PACKAGE AVAILABILITY
PACKAGE
PART NUMBER MARKING NOTES
SOIC 8
AZ100ELT23D
AZM100
ELT23
1,2
SOIC 8 RoHS
Compliant / Lead
(Pb) Free
AZ100ELT23D+
AZM100+
ELT23
1,2
SOIC 8 Green /
RoHS Compliant /
Lead (Pb) Free
AZ100ELT23DG
AZM100G
ELT23
1,2,3
TSSOP 8
AZ100ELT23T
AZH
T23
1,2
1 Add R1 at end of part number for 7 inch (1K parts), R2 for 13 inch (2.5K
parts) Tape & Reel.
2 Date code format: “Y” or “YY” for year followed by “WW” for week on
underside of part.
3 The Green package mold compound is halogen free. The leads are plated
with 100% matte tin (Sn), eliminating lead (Pb). The Green package is
also RoHS compliant / Lead (Pb) Free.
The AZ100ELT23 is a dual differential PECL to CMOS/TTL translator. Because PECL (Positive ECL) levels
are used, only VCC and ground are required. The small outline 8-lead packaging and the low skew, dual gate design
of the ELT23 makes it ideal for applications that require the translation of a clock and a data signal.
The ELT23 is available in only the ECL 100K standard. Since there are no PECL outputs or an external VBB
reference, the ELT23 does not require both ECL standard versions. The PECL inputs are differential; there is no
specified difference between the differential input 10K and 100K standards. Therefore the AZ100ELT23 can accept
any standard differential PECL input referenced from a VCC of 3.0V to 5.5V.
NOTE: Specifications in the ECL/PECL tables are valid when thermal equilibrium is established.
LOGIC DIAGRAM AND PINOUT ASSIGNMENT
PIN DESCRIPTION
PIN
Q0, Q1
DO, D¯ ¯0 – D1, D¯ ¯1
VCC
GND
FUNCTION
CMOS/TTL Outputs
Differential PECL inputs
Positive Supply
Ground
D0 1
D0 2
D1 3
PECL
8 VCC
7
CMOS/TTL
6
Q0
Q1
D1 4
5 GND
1630 S. STAPLEY DR., SUITE 125 • MESA, ARIZONA 85204 • USA • (480) 962-5881 • FAX (480) 890-2541
www.azmicrotek.com
1 Page AZ100ELT23
PACKAGE DIAGRAM
SOIC 8
NOTES:
1. DIMENSIONS D AND E DO NOT
INCLUDE MOLD PROTRUSION.
2. MAXIMUM MOLD PROTRUSION
FOR D IS 0.15mm.
3. MAXIMUM MOLD PROTRUSION
FOR E IS 0.25mm.
DIM
A
A1
A2
A3
bp
c
D
E
e
HE
L
Lp
Q
v
w
y
Z
θ
MILLIMETERS
MIN MAX
1.35 1.75
0.10 0.25
1.28 1.57
0.25
0.36 0.49
0.19 0.25
4.80 5.0
3.80 4.0
1.27
5.80 6.20
1.05
0.40 1.27
0.60 0.70
0.25
0.25
0.10
0.30 0.70
0O 8O
INCHES
MIN MAX
0.053 0.069
0.004 0.010
0.050 0.062
0.01
0.014 0.019
0.0075 0.0100
0.19 0.20
0.15 0.16
0.050
0.228 0.244
0.041
0.016 0.050
0.024 0.028
0.01
0.01
0.004
0.012
0O
0.028
8O
March 2005 * REV - 5
www.azmicrotek.com
3
3Pages | |||
ページ | 合計 : 5 ページ | ||
|
PDF ダウンロード | [ AZ100ELT23 データシート.PDF ] |
データシートを活用すると、その部品の主な機能と仕様を詳しく理解できます。 ピン構成、電気的特性、動作パラメータ、性能を確認してください。 |
部品番号 | 部品説明 | メーカ |
AZ100ELT20 | CMOS/TTL to Differential PECL Translator | Arizona |
AZ100ELT21 | Differential PECL to CMOS/TTL Translator | Arizona |
AZ100ELT22 | CMOS/TTL to Differential PECL Translator | Arizona Microtek |
AZ100ELT23 | Dual Differential PECL to CMOS/TTL Translator | Arizona |