DataSheet.jp

PCA9557PW の電気的特性と機能

PCA9557PWのメーカーはNXP Semiconductorsです、この部品の機能は「8-bit I2C and SMBus I/0 port with reset」です。


製品の詳細 ( Datasheet PDF )

部品番号 PCA9557PW
部品説明 8-bit I2C and SMBus I/0 port with reset
メーカ NXP Semiconductors
ロゴ NXP Semiconductors ロゴ 




このページの下部にプレビューとPCA9557PWダウンロード(pdfファイル)リンクがあります。

Total 16 pages

No Preview Available !

PCA9557PW Datasheet, PCA9557PW PDF,ピン配置, 機能
INTEGRATED CIRCUITS
PCA9557
8-bit I2C and SMBus I/0 port with reset
Product data
File under Integrated Circuits — ICL03
2001 Dec 12
Philips
Semiconductors

1 Page





PCA9557PW pdf, ピン配列
Philips Semiconductors
8-bit I2C and SMBus I/0 port with reset
Product data
PCA9557
BLOCK DIAGRAM
PCA9557
A0
A1
A2
SCL
SDA
INPUT
FILTER
VDD
VSS
RESET
POWER-ON
RESET
I2C/SMBus
CONTROL
8-BIT
WRITE pulse
INPUT/
OUTPUT
PORTS
READ pulse
SYSTEM DIAGRAM
Figure 2. Block diagram
I/O0
I/O1
I/O2
I/O3
I/O4
I/O5
I/O6
I/O7
SW00827
VCC= 16
GND = 8
Input Port
Q7
Polarity Inversion
Q7
Configuration
Q7
Output Port
Q7
1.1 K
I/O0
6
15 RESET
1.1 K
Q6 Q6 Q6 Q6 I/O1
7
Q5 Q5 Q5 Q5 I/O2
9
1 SCL
1.6 K
I2C/SMBus
Interface
logic
Q4
Q4
Q4
Q4 I/O3
10
2 SDA
1.6 K
Q3 Q3 Q3 Q3 I/O4 11
5 A2
or 1.1 K
Q2 Q2 Q2 Q2 I/O5 12
4 A1
3 A0
1.1 K
or
1.1 K
or
Q1 Q1 Q1 Q1 I/O6 13
Q0 Q0 Q0 Q0 I/O7 14
Figure 3. System diagram
SW00794
2001 Dec 12
3


3Pages


PCA9557PW 電子部品, 半導体
Philips Semiconductors
8-bit I2C and SMBus I/0 port with reset
Product data
PCA9557
DEVICE ADDRESS
Following a START condition the bus master must output the
address of the slave it is accessing. The address of the PCA9557 is
shown in Figure 6. To conserve power, no internal pullup resistors
are incorporated on the hardware selectable address pins and they
must be pulled HIGH or LOW.
slave address
0 0 1 1 A2 A1 A0 R/W
fixed
programmable
su01048
Figure 6. PCA9557 address
The last bit of the slave address defines the operation to be
performed. When set to logic 1 a read is selected while a logic 0
selects a write operation.
CONTROL REGISTER
Following the successful acknowledgement of the slave address,
the bus master will send a byte to the PCA9557, which will be stored
in the control register. This register can be written and read via the
I2C bus.
0 0 0 0 0 0 D1 D0
Register 1 – Output Port Register
bit O7 O6 O5 O4 O3 O2 O1 O0
default 0 0 0 0 0 0 0 0
This register reflects the outgoing logic levels of the pins defined as
outputs by the Configuration Register. Bit values in this register have
no effect on pins defined as inputs. In turn, reads from this register
reflect the value that is in the flip-flop controlling the output selection,
NOT the actual pin value.
Register 2 – Polarity Inversion Register
bit N7 N6 N5 N4 N3 N2 N1
default 1 1 1 1 0 0 0
N0
0
This register enables polarity inversion of pins defined as inputs by
the Configuration Register. If a bit in this register is set (written
with ‘1’), the corresponding port pin’s polarity is inverted. If a bit in
this register is cleared (written with a ‘0’), the corresponding port
pin’s original polarity is retained.
Register 3 – Configuration Register
bit C7 C6 C5 C4 C3 C2 C1 C0
default 1 1 1 1 1 1 1 1
This register configures the directions of the I/O pins. If a bit in this
register is set, the corresponding port pin is enabled as an input with
high impedance output driver. If a bit in this register is cleared, the
corresponding port pin is enabled as an output.
Figure 7. Control Register
SW00953
REGISTER DEFINITION
D1 D0
NAME
0 0 Register 0
0 1 Register 1
1 0 Register 2
1 1 Register 3
TYPE
FUNCTION
Read Input port register
Read/Write Output port register
Read/Write
Polarity inversion
register
Read/Write
Configuration
register
REGISTER DESCRIPTION
Register 0 – Input Port Register
I7 I6 I5 I4 I3 I2 I1 I0
This register is an read-only port. It reflects the incoming logic levels
of the pins, regardless of whether the pin is defined as an input or an
output by the Configuration Register. Writes to this register have no
effect.
POWER-ON RESET
When power is applied to VDD, an internal power-on reset holds the
PCA9557 in a reset state until VDD has reached VPOR. At that point,
the reset condition is released and the PCA9557 registers and
I2C/SMBus state machine will initialize to their default states.
For a power reset cycle, VDD must be set to 0 V, then ramped back
to the operating voltage.
RESET INPUT
A reset can be accomplished by holding the RESET pin LOW for a
minimum of tW. The PCA9557 registers and SMBus/I2C state
machine will be held in their default state until the RESET input is
once again HIGH. This input typically requires a pull-up to VCC.
2001 Dec 12
6

6 Page



ページ 合計 : 16 ページ
 
PDF
ダウンロード
[ PCA9557PW データシート.PDF ]


データシートを活用すると、その部品の主な機能と仕様を詳しく理解できます。 ピン構成、電気的特性、動作パラメータ、性能を確認してください。


共有リンク

Link :


部品番号部品説明メーカ
PCA9557PW

8-bit I2C and SMBus I/0 port with reset

NXP Semiconductors
NXP Semiconductors


www.DataSheet.jp    |   2020   |  メール    |   最新    |   Sitemap